Implementation Of Low Power And High-Speed Adders Using Different Techniques

Authors

  • Pilla Bhaskar Rao Author
  • Nishant Kumar Author

DOI:

https://doi.org/10.64252/5afbsp02

Keywords:

Full Adder, TGFA (Transmission Gate Full Adder), Ripple Carry Adder (RCA), Carry Select Adder (CSA), SERF (Static Energy Recovery Full Adder)

Abstract

Addition is an important operation among all the fundamental operations of calculations, used for many arithmetic and logical calculations. This project’s objective is to reduce power and delay by employing various techniques like CMOS design, TGFA (Transmission Gate Full Adder), SERF (Static Energy Recovery Full Adder) methods that are used for extending the battery life. Using different techniques of full adder, the 16-bit   Ripple Carry Adder (RCA) and 16-bit Carry Select Adder (CSA) designs are implemented. The timing parameters of each adder were first characterized. Comparing the conventional adders in various performances such as power consumption and speed. The adders’ designs are made and implemented using Tanner EDA v14.1 with 130nm and 90nm technologies.

Downloads

Download data is not yet available.

Downloads

Published

2025-11-15

Issue

Section

Articles

How to Cite

Implementation Of Low Power And High-Speed Adders Using Different Techniques. (2025). International Journal of Environmental Sciences, 3245-3252. https://doi.org/10.64252/5afbsp02